On the basis of research on the bound ary-scan architecture and TAP controller, the paper implements a design for a t ap interface based on JTAG specification in a test system.
该文在研究边界扫描体系结构和TAP接口控制器的基础上,在一个测试系统中,实现了基于JTAG规范的主ta P接口设计。
In this paper, the theory and architecture of boundary scan test technology is introduced and researched, then its application is given.
研究了目前较常用的边界扫描测试技术的原理、结构,并给出了边界扫描技术的应用。
In CAVLC architecture, we improve the longer scan period of the previous architecture. Also we utilize simple logic operations to compute the address of coding and reduce the coding period .
而在基于上下文之可变长度编码架构上,我们改善了先前架构过长的扫描周期,采用简单的逻辑运算,运算出需编码的位置,使得编码周期大大的缩短。
On the aspect of chip architecture, considering the factors such as parallelizable of hardware, utilization of memory and chip area, we embodied 9 scan engines on chip to realize the multi-scan.
在芯片的架构方面,考虑到硬件的可并行性,存储器资源的利用率以及芯片面积等诸多因素,我们在片内集成了9个扫描匹配引擎,来实现多线程并行扫描。
This Paper introduces the theory, architecture and implementation of the microfocus X-ray radioscopy scan-ning control and image acquisition system.
文章介绍了微焦点X射线成像扫描控制与数据获取系统的原理、软硬件结构以及实现技术。
This Paper introduces the theory, architecture and implementation of the microfocus X-ray radioscopy scan-ning control and image acquisition system.
文章介绍了微焦点X射线成像扫描控制与数据获取系统的原理、软硬件结构以及实现技术。
应用推荐