This paper introduces the design and realization of a high-speed and low-cost virtual logic analyzer based on FPGA and USB2.0 bus.
本文介绍了一种基于FPGA的USB2.0高速、低成本的虚拟逻辑分析仪的设计原理与实现方法。
Moreover, the logic analyzer-based software environment helps each user customize the views according to his or her own test needs.
此外,基于软件环境的逻辑分析仪可帮助每个用户根据他们自己的测试需求进行定制。
On the basis of above mentioned, this thesis discusses the research and design of virtual logic analyzer based on the full use of FPGA technology and virtual instrument technology.
正是基于此,本文充分运用FPGA技术和虚拟仪器技术,开展了虚拟逻辑分析仪系统的研究与设计。
应用推荐