pulse latch 脉冲寄存器
This paper proposes a high speed and low power pulse latch design, and integrates it to high speed DSP address generator.
提出了一种高速低功耗脉冲寄存器的设计方法,并将其应用在高速DSP地址生成单元的设计中。
In an embodiment, the system includes a first latch and a pulse generator coupled to provide a timing signal to the first latch.
在实施例中,所述系统包含第一锁存器和经耦合以将时序信号提供给所述第一锁存器的脉冲产生器。
Based on the construction of traditional flip-flop, we propose a novel edge-triggered flip-flip using one latch controlled by narrow pulse according to race-hazard of clock.
在传统触发器结构的基础上,本文提出了单闩锁结构边沿触发器设计,它通过利用时钟信号的竞争冒险产生窄脉冲控制单一锁存器以实现触发器的一次状态转换功能。
应用推荐