访问内部统一二级处理器缓存的后端总线接口逻辑。
Logic for interface to the back-side bus for accesses to the internal unified level two processor cache.
该方法将PCI总线接口和控制逻辑集成于一片FPGA中,提高了系统的集成度和可移植性。
The method which integrates PCI bus interface and control logic into a FPGA chip improves the integration density and transplantation of system.
介绍了CAN总线适配卡的接口电路和译码逻辑。
In this paper, the hardware interface and decode logic of CAN adapter are introduced.
应用推荐