·2,447,543篇论文数据,部分数据来源于NoteExpress
针对特大规模组合电路和全扫描设计电路提出了一种高速测试生成方法。
This paper presents a high speed test generation method specifically for upper large scale combination circuit (ULSCC) and full scan designed circuit.
在分析全扫描内建自测试(BIST)过高测试功耗原因的基础上,提出了一种选择部分寄存器成为扫描单元的部分扫描算法来实现低功耗BIST。
Based on the analysis of excessive power dissipation off ull-scan BIST, we present partial scan algorithm which selects a portion of registers for scan cells to implement low power BIST.
建立一个统一的芯片测试和芯片诊断调试接口,形成以边界扫描链为主体,全扫描链为补充的芯片测试机制。
Establishing an unite interface of chip test and debug which embodies the boundary scan and complements the full scan.
应用推荐