• The FIFO module in FPGA was applied to realize the pixel clock modification and the data saving and taking.

    采用FPGA内部集成的FIFO模块实现像素时钟改变图像数据存取。

    youdao

  • Pixel clock output frequencies range from 10mhz to 140mhz with sampling clock jitter of 250ps peak to peak.

    像素时钟输出频率范围10mhz140mhz采样250ps峰峰值抖动

    youdao

  • Pixel clock output frequencies range from 10mhz to 140mhz with sampling clock jitter of 250ps peak to peak.

    像素时钟输出频率范围10mhz140mhz采样250ps峰峰值抖动

    youdao

$firstVoiceSent
- 来自原声例句
小调查
请问您想要如何调整此模块?

感谢您的反馈,我们会尽快进行适当修改!
进来说说原因吧 确定
小调查
请问您想要如何调整此模块?

感谢您的反馈,我们会尽快进行适当修改!
进来说说原因吧 确定