Sending data from slave to master may use the opposite clock edge as master to slave.
数据从主机发给从机可能会使用与从机发给主机相反的时钟沿。
If a mark is to be transmitted, the output goes high after the rising edge of the clock.
如果一个标志是要传输时,输出变为高电平后,在时钟的上升沿。
When the body clock can synchronize the rhythms of its natural processes in response to light and other natural influences, it "gives us an edge in daily life", says Kay.
史蒂夫•凯说:当生物钟在光线以及其他自然因素影响下,与自然节奏同步时,它便会为我们的日常生活增添砝码。
To erase redundancy of the clock, improve clock utilization rate and reduce power dissipation, this paper proposes the logic design of low power flip-flop based on double edge trigger.
从消除时钟冗余,提高时钟利用率以达到降低功耗的思想出发,提出基于双边沿触发的触发器的逻辑设计。
To erase the bootless power dissipation of the redundant leap of the clock, this paper proposes the RTL design of double edge triggered counter using parallelism and pipeline technique.
该文从消除时钟信号冗余跳变而致的无效功耗的要求出发,提出了应用并行技术和流水线技术,实现基于RTL级的双边沿触发计数器的设计。
Data sent from the device to the host is read on the falling edge of the clock signal;
从设备发送给主机的数据时在时钟信号的下降沿读取的;
The results of simulation suggest that the designed FK-LSCDFF has correct logic function, and reduces 17% powedissipation compared with conventional low-swing clock double-edge-triggered flip-flop.
模拟结果表明所设计的触发器具有正确的逻辑功能,跟传统的时钟低摆幅双边沿触发器相比,降低近17%的功耗。
Based on the construction of traditional flip-flop, we propose a novel edge-triggered flip-flip using one latch controlled by narrow pulse according to race-hazard of clock.
在传统触发器结构的基础上,本文提出了单闩锁结构边沿触发器设计,它通过利用时钟信号的竞争冒险产生窄脉冲控制单一锁存器以实现触发器的一次状态转换功能。
Based on the construction of traditional flip-flop, we propose a novel edge-triggered flip-flip using one latch controlled by narrow pulse according to race-hazard of clock.
在传统触发器结构的基础上,本文提出了单闩锁结构边沿触发器设计,它通过利用时钟信号的竞争冒险产生窄脉冲控制单一锁存器以实现触发器的一次状态转换功能。
应用推荐