• The results of simulation suggest that the designed FK-LSCDFF has correct logic function, and reduces 17% powedissipation compared with conventional low-swing clock double-edge-triggered flip-flop.

    模拟结果表明所设计触发器具有正确逻辑功能传统的时钟低摆幅双边沿触发器相比降低近17%的功耗

    youdao

  • The results of simulation suggest that the designed FK-LSCDFF has correct logic function, and reduces 17% powedissipation compared with conventional low-swing clock double-edge-triggered flip-flop.

    模拟结果表明所设计触发器具有正确逻辑功能传统的时钟低摆幅双边沿触发器相比降低近17%的功耗

    youdao

$firstVoiceSent
- 来自原声例句
小调查
请问您想要如何调整此模块?

感谢您的反馈,我们会尽快进行适当修改!
进来说说原因吧 确定
小调查
请问您想要如何调整此模块?

感谢您的反馈,我们会尽快进行适当修改!
进来说说原因吧 确定