The factors which will be encountered are descried and modules include anti-aliasing filter, clock circuit, band gap voltage reference, sc integrator, latched comparator and DAC are designed.
最后在考虑实际因素的基础上,依次设计了时钟产生电路、前置滤波器、带隙基准源、开关电容积分器、锁存比较器和DAC等子模块电路并做了仿真。
A fast access time is achieved by using six-transistor CMOS memory cell, latched sense amplifier, and high-speed decoder circuit.
存储器采用六管CMOS存储单元、锁存器型敏感放大器和高速译码电路,以期达到最快的存取时间。
A fast access time is achieved by using six-transistor CMOS memory cell, latched sense amplifier, and high-speed decoder circuit.
存储器采用六管CMOS存储单元、锁存器型敏感放大器和高速译码电路,以期达到最快的存取时间。
应用推荐