• The FSM model of target PCI bus interface controller is then provided based on PCI bus operation timing.

    根据PCI总线操作时序提出了从设备接口控制器有限状态模型

    youdao

  • The system utilizes CPLD to realize logical and timing control between DSP and multi-channel ADC. The interface between DSP's HPI and PCI bus is employed to achieve high-speed data transmission.

    系统采用CPLD实现DSP多通道adc逻辑和时序控制通过DSPHPIPCI总线接口设计实现了采集数据高速传输。

    youdao

  • The system utilizes CPLD to realize logical and timing control between DSP and multi-channel ADC. The interface between DSP's HPI and PCI bus is employed to achieve high-speed data transmission.

    系统采用CPLD实现DSP多通道adc逻辑和时序控制通过DSPHPIPCI总线接口设计实现了采集数据高速传输。

    youdao

$firstVoiceSent
- 来自原声例句
小调查
请问您想要如何调整此模块?

感谢您的反馈,我们会尽快进行适当修改!
进来说说原因吧 确定
小调查
请问您想要如何调整此模块?

感谢您的反馈,我们会尽快进行适当修改!
进来说说原因吧 确定