双边沿触发计数器由偶数、奇数加法计数器及数据选择器组成。
Double Edge Trigger counter is composed of odd counter, even counter and data selector.
设计了双边沿触发计数器,并利用电路的冗余特性,降低了系统的功耗。
A double edge triggered counter is designed, and the redundancy attribute of the circuit is utilized to decrease the power consumption of the system.
该文从消除时钟信号冗余跳变而致的无效功耗的要求出发,提出了应用并行技术和流水线技术,实现基于RTL级的双边沿触发计数器的设计。
To erase the bootless power dissipation of the redundant leap of the clock, this paper proposes the RTL design of double edge triggered counter using parallelism and pipeline technique.
如果发生了衰变,那么会触发一个连接在盖革计数器上的锤子,打碎瓶子,释放毒气,杀死猫。
If it does, then a hammer connected to a Geiger counter will trigger, break the vial, release the poison, and kill the cat.
只有在Exception Processing中定义的计数器才会触发提醒。
Only the counters defined in the Exception Process can trigger an alert.
向数据库添加触发器,以便对该表中的记录的每个更新都会导致修订计数器递增。
We add a trigger to database so that every update to a record in the table increments the revision counter.
BusinessMeasure模型允许为流程定义性能指标、计数器、秒表和触发器,并使用其进一步定义KPI。
The Business Measure model allows you to define performance metrics, counters, stopwatches, and triggers for a process, and use them to further define KPIs.
盖革计数器(Geiger counter)被用来测量原子衰变时的放射线,如果原子发生衰变,盖革计数器将会触发氰化物气体的释放,致猫于死地。
Geiger counter was included to measure radiation if at some point an atom decayed. Should that happen, the Geiger counter would trigger the release of cyanide gas, which would kill the cat.
盖革计数器(Geigercounter)被用来测量原子衰变时的放射线,如果原子发生衰变,盖革计数器将会触发氰化物气体的释放,致猫于死地。
A Geiger counter was included to measure radiation if at some point an atom decayed. Should that happen, the Geiger counter would trigger the release of cyanide gas, which would kill the cat.
无法更新规则触发计数性能计数器。
The rule firing count performance counter could not be updated.
每当计数器被时钟脉冲触发一次时,计数器输出的二进制数便累减1。
The counter output, which represents a binary number, decreases by 1 any time the counter is triggered by a pulse .
数据选择器则将两个计数器中处于保持状态的奇偶数据交替输出,实现双边沿触发加法计数器的功能。
Data selector alternately to realize the functions of double edge trigger addition counter output the odd and even data in two counters.
本文是关于采用三个TTLD触发器和六个译码器来组成扭形计数器的设计。
This paper is concerned with three TTL D flip-flops and six Decoders which are buith by Ring counter design.
数据采集系统触发电路、随机采样短时间产生电路、存储器地址计数器电路等相关控制电路的设计、仿真和调试;
The circuits revelent to data acquisition system such as trigger circuit, the circuit of short time generator in random sampling etc, are designed, simulated and adjusted.
此脉冲信号还是行计数器的触发信号,间接地控制振镜场扫的正程和逆程。
The horizontal line's counter is also activated by this signal to control galvanometer up and down.
此外,还提出了使用附加触发器时循环码计数器的快速综合法。
Furthermore, a fast synthesis for the cyclic-code counter using additional flip-flop is also proposed.
提出用纯二值结构的三值T触发器和普通的二值触发器一起构造混值N进制计数器的设计方案。
This paper proposes the design method of a mixedvalued modulo-N synchronous counter by using both common binary flip-flops and ternary T flip-flops which has binary structure.
该装置用真有效值电路检测非正弦焊接电流值,用中断和定时计数器实现了可控硅的精确触发。
The measuring circuit for RMS of non-Sin welding current and the precise triggers of SCR using interrupt controllers and timers in AduC812 MCU are also described.
原始条件:使用D触发器( 74LS 74 )、“与”门 ( 74 LS08 )、“或”门( 74 LS32 )、非门 ( 74 LS04 ),设计三位二进制模5计数器。
Original conditions: Use D flip-flop (74 LS 74), " and" gate (74 LS 08), " or" gate (74 LS 32), non-gate (74 LS 04), three binary mod 5 counter design.
原始条件:使用D触发器( 74LS 74 )、“与”门 ( 74 LS08 )、“或”门( 74 LS32 )、非门 ( 74 LS04 ),设计三位二进制模5计数器。
Original conditions: Use D flip-flop (74 LS 74), " and" gate (74 LS 08), " or" gate (74 LS 32), non-gate (74 LS 04), three binary mod 5 counter design.
应用推荐