Full differential dynamic comparator is designed, which can save offset voltage; common-mode feedback circuit and digital error correction circuit are designed.
比较器采用开关电容全差分动态结构,可以有效的减小失调电压。 还设计了相应的共模反馈电路和数字校正电路。
参考来源 - 12位50Msps流水线A/D转换器的研究与设计·2,447,543篇论文数据,部分数据来源于NoteExpress
共模反馈电路由开关电容共模反馈电路实现。
Auxiliary feedback amplifiers and switched capacitor common mode feedback circuit are employed.
主放大器采用开关电容共模反馈电路在获得大输出摆幅的同时降低了功耗。
Used the switched capacitor Common Mode Feedback circuit(CMFB) in main amplifier to achieve a large output voltage swing and decrease the static power consumption at the same time.
该放大器采用全差分结构以获得高输出摆幅,利用源反馈技术改善线性度,并设计了共模反馈电路以稳定共模输出电压。
The amplifier employs fully differential structure to obtain high output voltage swing, and uses source degeneration techniques to improve the linearity.
应用推荐