• Pixel clock output frequencies range from 10mhz to 140mhz with sampling clock jitter of 250ps peak to peak.

    像素时钟输出频率范围10mhz140mhz采样250ps峰峰值抖动

    youdao

  • The frequency synchronization and sampling clock synchronization technique in high definition TV (HDTV) are investigated.

    研究了清晰度数字电视(HDTV)中的频率同步采样同步技术

    youdao

  • Offering direct digital frequency synthesis (DDFS) based on the frequency -phase to achieve the following sampling clock.

    提出基于直接数字频率合成技术DDFS实现采样跟随时钟

    youdao

  • We describe the synchronization technique in several keys including symbol timing, carrier frequency offset estimation and sampling clock offset estimation.

    符号定时同步技术,载波频率同步技术采样钟同步技术几个方面。

    youdao

  • As to phased array receiving, a scheme of separating the delay clock and sampling clock is explicated, which effectively enhance the phased receiving delay resolution.

    对于相控接收延时,本文阐述了一种延时时钟采样时钟分离方案有效地提高接收延时分辨率

    youdao

  • In the digital oscilloscope signal equivalent sampling method, a sampling clock with two inverse ways is utilized for sampling, thereby effectively eliminating the phenomena of uplift and burr.

    所述数字示波器信号等效采样方法利用相反采样时钟进行采样,有效消除隆起现象毛刺现象。

    youdao

  • The method is a fully-digitized process at the sampling clock rate, so that it can be conveniently implemented by FPGA or DSP, whose synchronization precision can reach 1% of the sampling interval.

    方法一种基于信号采样时钟速率全数字化处理过程同步精度达到信号采样间隔的1%以上,且便于FPGADSP实现

    youdao

  • The high frequency clock allows for a greater sampling rate, which results in higher accuracy and faster signal processing capability .

    高频时钟可支持更高取样从而达到更高精确度更快信号处理能力。

    youdao

  • Generally sampling pulse is produced by the control of clock inner device.

    一般采样脉冲都是装置内部时钟控制下产生

    youdao

  • The CEC technique compensates the sampling bandwidth by eliminating the impact from finite on-resistance of the sampling switch, and avoids increasing clock feedthrough and charge injection.

    技术通过消除采样开关有限导通电阻影响补偿采样带宽避免了时钟馈通电荷注入加剧

    youdao

  • It contains a low power, high speed, 16-bit sampling ADC with no missing codes, an internal conversion clock, and a versatile serial interface port.

    内置功耗高速16位不失码采样adc内部转换时钟一个多功能串行接口

    youdao

  • The sample and hold circuit is employed by the bottom plate sampling technique, which could not only cancel the charge injection error but also eliminate the effect of clock feed-through.

    采样保持电路设计采用了电容极板采样技术不仅有效地避免电荷注入效应引起采样信号失真而且消除了时钟馈通效应的不良影响。

    youdao

  • Application of the technology of sampling in different phase in clock circuit realizes maximum 200m equivalent sampling rate of timing analyzer.

    时钟电路采用采样技术实现了定时分析最高200m等效采样速率

    youdao

  • The difference clock delay match technology adjusts the two channel AD analog clock phase and implements the two way AD uniformly-space sampling.

    差分时钟延迟匹配技术通过对AD的采样时钟进行相位调整实现了两路AD的等间隔采样。

    youdao

  • It contains a high speed 16-bit sampling ADC, an internal conversion clock, an internal reference (and buffer), error correction circuits, and both serial and parallel system interface ports.

    内置16位高速采样adc内部转换时钟、一个内部基准电压源(缓冲)、纠错电路以及串行并行系统接口端口

    youdao

  • The effect of clock jitter and phase noise on data acquisition system performance is more profound as the increase of sampling frequency and the bit of A/D converter.

    随着采样频率A/D变换器位数增加时钟抖动相位噪声数据采集系统性能影响更加显著

    youdao

  • The clock signal provided by Global Positioning System(GPS)is widely used in electric power system for relay protection, SOE (Sequence of Events), fault locating, synchronous sampling and so on.

    GPS同步时钟信号电力系统继电保护事件顺序记录、故障测距同步采样等诸多领域获得重要运用。

    youdao

  • Using the clock synchronization, synchronous sampling could be realized on an asynchronous control network.

    为了异步控制网络实现采样同步,可采用时钟同步方法。

    youdao

  • This thesis selects model GN-80 GPS receiver and SCM to design the sampling device. The high accurate time service is used to synchronize the sample clock signal to realize synchronous sampling.

    选用GN-80型GPS接收设备单片微机进行电力系统状态变量同步采集终端的硬件设计利用GPS的精确授时作为同步时钟控制采样脉冲实现同步采样。

    youdao

  • This circuit is implemented on a monolithic chip, which is comprised of a period time sampling unit, a peri-od distanee preset unit, an arithmetic unit, a clock and time sequence unit.

    电路主要周期计时电路、周期数据预置电路、运算电路及时时序等电路构成。

    youdao

  • The high frequency clock allows for a greater sampling rate, which results in higher accuracy and faster signal processing capability.

    高频时钟可支持更高取样从而达到更高精确度更快信号处理能力。

    youdao

  • The low power consumption digital true random source comprises a high speed random oscillator signal generator, an alternative oscillation stop control unit, a clock generator and a sampling unit.

    它包括高速随机振荡信号发生器交错控制单元时钟发生器采样单元。

    youdao

  • Based on Gaussian random process model and continuous-time system in time domain, this paper analyzes the effect on baseband and intermediate frequency sampling due to clock jitter.

    该文从时域连续信号角度出发,按照高斯随机过程模型分析了时钟抖动基带中频线性调频信号信噪比的影响并给出了近似公式。

    youdao

  • Based on Gaussian random process model and continuous-time system in time domain, this paper analyzes the effect on baseband and intermediate frequency sampling due to clock jitter.

    该文从时域连续信号角度出发,按照高斯随机过程模型分析了时钟抖动基带中频线性调频信号信噪比的影响并给出了近似公式。

    youdao

$firstVoiceSent
- 来自原声例句
小调查
请问您想要如何调整此模块?

感谢您的反馈,我们会尽快进行适当修改!
进来说说原因吧 确定
小调查
请问您想要如何调整此模块?

感谢您的反馈,我们会尽快进行适当修改!
进来说说原因吧 确定