本课题主要是用FPGA实现一个数字复接器。
The subject is mainly accomplish a digital multiplexer by FPGA.
数字复接就是依据时分复用原理完成数码合并的一种技术。
Digital multiplexing is a technology for digital combination which is based on the principle of time-division multiplexing.
现代数字通信中往往采用数字复接技术扩大信息的传输容量并提高信道利用率。
The digital multiple connection technique is applied to expand the capacity of the information transmission and raise the efficiency of the channel.
本文提出了基于FPGA技术实现数字复接系统的设计方案,并介绍了基群与二次群之间的复接与分接的系统总体设计。
This paper puts forward a design method of digital multiplex system with FPGA, and introduces the whole system of multiplexing and demultiplexing between primary group and secondary group.
本文提出了基于FPGA技术实现数字复接系统的设计方案,并介绍了有代表性的较简单的四路同步复接器系统总体设计。
This paper puts forward a design method of digital multiplex system with FPGA , and introduces the whole system of four bits synchronous multiplexing .
在复分接系统中,如同步数字系列(SDH),定时处理占有重要地位。
In multiplex and demultiplex systems such as Synchronous Digital Hierarchy (SDH), timing processing is very important to system performance.
在复分接系统中,如同步数字系列(SDH),定时处理占有重要地位。
In multiplex and demultiplex systems such as Synchronous Digital Hierarchy (SDH), timing processing is very important to system performance.
应用推荐